TE [

B1 1 2

B2 🛛 3

B3 🛛 4

B4 🛛 5

B5 **[**] 6

B6 🛛 7

в7 П 8

B8 🛛 9 GND []

10

SLLS018E - JUNE 1986 - REVISED JUNE 2004

Terminal

I/O Ports

20 🛛 V<sub>CC</sub>

19 D1

18 D2

17 D3

16 🛛 D4

15 D5

14 🛛 D6

13 D7

12 🛛 D8

11 **I** PE

DW OR N PACKAGE (TOP VIEW)

- Suitable for IEEE Standard 488-1978 (GPIB)
- 8-Channel Bidirectional Transceivers
- High-Speed Advanced Low-Power Schottky (ALS) Circuitry
- Low Power Dissipation ... 46 mW Max Per Channel
- Fast Propagation Times ... 20 ns Max
- **High-Impedance pnp Inputs**
- Receiver Hysteresis . . . 650 mV Typ
- **Open-Collector Driver Output Option**
- No Loading of Bus When Device Is Powered Down ( $V_{CC} = 0$ )
- **Power-Up/Power-Down Protection** (Glitch Free)

#### description/ordering information

The SN75ALS160 eight-channel general-purpose interface bus transceivers are monolithic, high-speed, advanced low-power Schottky (ALS) devices designed for two-way data communications over single-ended transmission lines. This device is designed to meet the requirements of IEEE Standard 488-1978. The transceivers feature driver outputs that can be operated in either the passive-pullup or 3-state mode. If talk

GPIB

I/O Ports

enable (TE) is high, these ports have the characteristics of passive-pullup outputs when pullup enable (PE) is low and of 3-state outputs when PE is high. Taking TE low places these ports in the high-impedance state. The driver outputs are designed to handle loads up to 48 mA of sink current.

An active turn-off feature has been incorporated into the bus-terminating resistors so that the device exhibits a high impedance to the bus when  $V_{CC}$  = 0. When combined with the SN75ALS161 or SN75ALS162 bus management transceiver, the pair provides the complete 16-wire interface for the IEEE-488 bus.

The SN75ALS160 is characterized for operation from 0°C to 70°C.

## **ORDERING INFORMATION**

| TA          | PACK      | AGE <sup>†</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|-------------|-----------|------------------|--------------------------|---------------------|
|             | PDIP (N)  | Tube of 20       | SN75ALS160N              | SN75ALS160N         |
| 0°C to 70°C |           | Tube of 25       | SN75ALS160DW             | 7541 0400           |
|             | SOIC (DW) | Reel of 2000     | SN75ALS160DWR            | 75ALS160            |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2004, Texas Instruments Incorporated

SLLS018E - JUNE 1986 - REVISED JUNE 2004

| Function | Tables |
|----------|--------|
|----------|--------|

| FACH | DRIVER |  |
|------|--------|--|
|      |        |  |

|   | INPUTS |    | OUTPUT |
|---|--------|----|--------|
| D | TE     | PE | В      |
| Н | Н      | Н  | Н      |
| L | Н      | Х  | L      |
| н | Х      | L  | Z†     |
| Х | L      | Х  | Z†     |

#### EACH RECEIVER

|   | INPUTS |    |             |  |  |  |  |  |  |
|---|--------|----|-------------|--|--|--|--|--|--|
| В | TE     | PE | OUTPUT<br>D |  |  |  |  |  |  |
| L | L      | Х  | L           |  |  |  |  |  |  |
| Н | L      | Х  | н           |  |  |  |  |  |  |
| Х | Н      | Х  | Z           |  |  |  |  |  |  |

H = high level, L = low level, X = irrelevant, Z = high-impedance state

<sup>†</sup> This is the high-impedance state of a normal 3-state output modified by the internal resistors to  $V_{CC}$  and GND.

### logic diagram (positive logic)





SLLS018E - JUNE 1986 - REVISED JUNE 2004

#### schematics of inputs and outputs



#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, V <sub>CC</sub> (see Note 1)                             | 7 V         |
|--------------------------------------------------------------------------|-------------|
| Input voltage, V <sub>1</sub>                                            | 5.5 V       |
| Low-level driver output current, I <sub>OL</sub>                         | 100 mA      |
| Package thermal impedance, $\theta_{JA}$ (see Notes 2 and 3): DW package | 58°C/W      |
| N package                                                                | 69°C/W      |
| Operating virtual junction temperature, T <sub>J</sub>                   | 150°C       |
| Storage temperature range, T <sub>stg</sub> 65                           | °C to 150°C |

<sup>+</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values are with respect to network ground terminal.

2. Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_J(max) - T_A)/\theta_{JA}$ . Operating at the absolute maximum  $T_J$  of 150°C can affect reliability.

3. The package thermal impedance is calculated in accordance with JESD 51-7.



SLLS018E – JUNE 1986 – REVISED JUNE 2004

#### recommended operating conditions

|                 |                                |                               | MIN  | NOM | MAX   | UNIT |  |
|-----------------|--------------------------------|-------------------------------|------|-----|-------|------|--|
| VCC             | Supply voltage                 |                               | 4.75 | 5   | 5.25  | V    |  |
| $V_{\text{IH}}$ | High-level input voltage       |                               | 2    |     |       | V    |  |
| $V_{IL}$        | Low-level input voltage        |                               |      |     | 0.8   | V    |  |
|                 |                                | Bus ports with pullups active |      |     | - 5.2 | mA   |  |
| ЮН              | High-level output current      | Terminal ports                |      |     |       | μA   |  |
|                 |                                | Bus ports                     |      |     | 48    |      |  |
| IOL             | Low-level output current       | Terminal ports                |      |     | 16    | mA   |  |
| TA              | Operating free-air temperature |                               | 0    |     | 70    | °C   |  |

#### electrical characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER             |                                                              |                        | TE                                                 | MIN                                                                                          | түр‡           | MAX  | UNIT  |              |      |
|-----------------------|--------------------------------------------------------------|------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------|----------------|------|-------|--------------|------|
| VIK                   | Input clamp voltage                                          |                        | $I_I = -18 \text{ mA}, \qquad V_{CC} = \text{MIN}$ |                                                                                              |                |      | - 0.8 | - 1.5        | V    |
| V <sub>hys</sub>      | Hysteresis voltage<br>(V <sub>IT+</sub> – V <sub>IT–</sub> ) | Bus                    |                                                    |                                                                                              |                | 0.4  | 0.65  |              | V    |
| V 8                   | High-level output                                            | Terminal               | I <sub>OH</sub> = - 800 μA,                        | TE at 0.8 V,                                                                                 | $V_{CC} = MIN$ | 2.7  | 3.5   |              | N    |
| ∨ <sub>OH</sub> §     | voltage                                                      | Bus                    | I <sub>OH</sub> = - 5.2 mA,                        | PE and TE at 2 V,                                                                            | $V_{CC} = MIN$ | 2.5  | 3.3   |              | V    |
| Max                   | Low-level output                                             | Terminal               | I <sub>OL</sub> = 16 mA,                           | TE at 0.8 V,                                                                                 | $V_{CC} = MIN$ |      | 0.3   | 0.5          | V    |
| V <sub>OL</sub>       | voltage                                                      | Bus                    | I <sub>OL</sub> = 48 mA,                           | TE at 2 V,                                                                                   | $V_{CC} = MIN$ |      | 0.35  | 0.5          | V    |
| lį                    | Input current at<br>maximum input<br>voltage                 | Terminal               | V <sub>I</sub> = 5.5 V,                            | $V_{CC} = MAX$                                                                               |                |      | 0.2   | 100          | μΑ   |
| IIН                   | High-level input<br>current                                  | Terminal,<br>PE, or TE | V <sub>I</sub> = 2.7 V,                            | $V_{CC} = MAX$                                                                               |                |      | 0.1   | 20           | μΑ   |
| IIL                   | Low-level input<br>current                                   | Terminal,<br>PE, or TE | V <sub>I</sub> = 0.5 V,                            | $V_{CC} = MAX$                                                                               |                |      | -10   | -100         | μΑ   |
|                       |                                                              | -                      | $I_{I(bus)} = 0$                                   |                                                                                              |                | 2.5  | 3     | 3.7          | V    |
| VI/O(bus)             | Voltage at bus port                                          |                        | $I_{I(bus)} = -12 \text{ mA}$                      |                                                                                              |                |      |       | -1.5         | V    |
|                       |                                                              |                        |                                                    | $V_{I(bus)} = -1.5 V tc$                                                                     | 0.4 V          | -1.3 |       |              |      |
|                       |                                                              |                        |                                                    | $V_{I(bus)} = 0.4 V to 2$                                                                    | 2.5 V          | 0    |       | - 3.2        |      |
| I/O(bus)              | Current into bus                                             | Power on               |                                                    | $V_{I(bus)} = 2.5 V to 3$                                                                    | 3.7 V          |      |       | 2.5<br>- 3.2 | mA   |
|                       | <sup>5)</sup> port                                           |                        |                                                    | V <sub>I(bus)</sub> = 3.7 V to 5 V                                                           |                | 0    |       | 2.5          |      |
|                       |                                                              |                        |                                                    | $V_{I(bus)} = 5 V \text{ to } 5.5$                                                           | 5 V            | 0.7  |       | 2.5          |      |
|                       |                                                              | Power off              | $V_{CC} = 0$                                       | $V_{I(bus)} = 0$ to 2.5 V                                                                    | V              |      |       | 40           | μΑ   |
|                       |                                                              | Terminal               | $V_{CC} = MAX$                                     |                                                                                              |                | - 15 | - 35  | - 75         | mA   |
| los                   | current                                                      | Bus                    | $V_{CC} = MAX$                                     |                                                                                              |                | - 25 | - 50  | - 125        | ША   |
|                       | Supply current                                               |                        | No load,                                           | No load,<br>V <sub>CC</sub> = MAXTerminal outputs low and enabledBus outputs low and enabled |                |      | 42    | 65           | mA   |
| ICC                   |                                                              |                        | $V_{CC} = MAX$                                     |                                                                                              |                |      | 52    | 80           | IIIA |
| C <sub>I/O(bus)</sub> | Bus-port capacitance                                         | )                      | $V_{CC} = 0$ to 5 V,                               | $V_{I/O} = 0$ to 2 V,                                                                        | f = 1 MHz      |      | 30    |              | pF   |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

<sup>‡</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. § V<sub>OH</sub> applies to 3-state outputs only.



SLLS018E - JUNE 1986 - REVISED JUNE 2004

## switching characteristics at $V_{CC}$ = 4.75 V, 5 V, and 5.25 V, $T_A$ = 25°C (unless otherwise noted)

|                  |                                                     |                 |                | •                      |         |       | •    |
|------------------|-----------------------------------------------------|-----------------|----------------|------------------------|---------|-------|------|
|                  | PARAMETER                                           | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS     | MIN TYP | t MAX | UNIT |
| <sup>t</sup> PLH | H Propagation delay time, low- to high-level output |                 | Dur            | See Figure 1,          | 1       | 0 17  |      |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output   | Terminal        | Bus            | C <sub>L</sub> = 50 pF | 1       | 0 14  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output   | Due             | Tamainal       | See Figure 2,          |         | 8 15  |      |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output   | Bus             | Terminal       | C <sub>L</sub> = 50 pF |         | 8 15  | ns   |
| <sup>t</sup> PZH | Output enable time to high level                    |                 |                |                        | 2       | 4 30  |      |
| <sup>t</sup> PHZ | Output disable time from high level                 |                 | Dur            | See Figure 3,          |         | 9 14  | ]    |
| t <sub>PZL</sub> | Output enable time to low level                     | TE              | Bus            | C <sub>L</sub> = 50 pF | 1       | 6 28  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level                  |                 |                |                        | 1       | 2 19  |      |
| <sup>t</sup> PZH | Output enable time to high level                    |                 |                |                        | 2       | 4 36  |      |
| <sup>t</sup> PHZ | Output disable time from high level                 |                 | Tamatant       | See Figure 4,          | 1       | 0 18  | ]    |
| t <sub>PZL</sub> | Output enable time to low level                     | TE              | Terminal       | C <sub>L</sub> = 50 pF | 1       | 5 26  | ns   |
| <sup>t</sup> PLZ | Output disable time from low level                  |                 |                |                        | 1       | 5 24  | ]    |
| t <sub>en</sub>  | Output pullup enable time                           | DE              | Dur            | See Figure 5,          | 1       | 6 24  |      |
| <sup>t</sup> dis | Output pullup disable time                          | PE              | Bus            | $C_L = 50 \text{ pF}$  |         | 9 16  | ns   |
|                  |                                                     |                 |                |                        |         |       |      |

<sup>†</sup> All typical values are at  $V_{CC}$  = 5 V.

### switching characteristics over recommended range of operating free-air temperature, $V_{CC}$ = 5 V

|                  | PARAMETER                                         | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST<br>CONDITIONS      | MIN | түр‡ | МАХ | UNIT |
|------------------|---------------------------------------------------|-----------------|----------------|-------------------------|-----|------|-----|------|
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output | Tourisal        | Dur            | C <sub>L</sub> = 30 pF, |     | 7    | 20  |      |
| t <sub>PHL</sub> | Propagation delay time, high- to low-level output | Terminal        | Bus            | See Figure 1            |     | 8    | 20  | ns   |
| <sup>t</sup> PLH | Propagation delay time, low- to high-level output |                 |                | C <sub>L</sub> = 30 pF, |     | 7    | 14  |      |
| <sup>t</sup> PHL | Propagation delay time, high- to low-level output | Bus             | Terminal       | See Figure 2            |     | 9    | 14  | ns   |
| <sup>t</sup> PZH | Output enable time to high level                  |                 |                |                         |     | 19   | 30  |      |
| <sup>t</sup> PHZ | Output disable time from high level               |                 | Bus            | C <sub>L</sub> = 15 pF, |     | 5    | 12  | ns   |
| t <sub>PZL</sub> | Output enable time to low level                   | TE              |                | See Figure 3            |     | 16   | 35  |      |
| t <sub>PLZ</sub> | Output disable time from low level                |                 |                |                         |     | 9    | 20  |      |
| <sup>t</sup> PZH | Output enable time to high level                  |                 |                |                         |     | 13   | 30  |      |
| <sup>t</sup> PHZ | Output disable time from high level               |                 | <b>-</b> · ·   | C <sub>L</sub> = 15 pF, |     | 12   | 20  |      |
| t <sub>PZL</sub> | Output enable time to low level                   | TE              | Terminal       | See Figure 4            |     | 12   | 20  | ns   |
| t <sub>PLZ</sub> | Output disable time from low level                | ]               |                |                         |     | 11   | 20  |      |
| t <sub>en</sub>  | Output pullup enable time                         | PE              | Bue            | C <sub>L</sub> = 15 pF, |     | 11   | 22  | ~~   |
| t <sub>dis</sub> | Output pullup disable time                        |                 | Bus            | See Figure 5            |     | 6    | 12  | ns   |

<sup>‡</sup>Typical values are at  $T_A = 25^{\circ}C$ .



SLLS018E – JUNE 1986 – REVISED JUNE 2004



- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and jig capacitance.



#### Figure 1. Terminal-to-Bus Test Circuit and Voltage Waveforms

- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>r</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  8 ns, t<sub>f</sub>
  - B.  $C_L$  includes probe and jig capacitance.

#### Figure 2. Bus-to-Terminal Test Circuit and Voltage Waveforms



SLLS018E – JUNE 1986 – REVISED JUNE 2004



### PARAMETER MEASUREMENT INFORMATION

- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  8 ns, t<sub>f</sub>
  - B. CL includes probe and jig capacitance.



#### Figure 3. TE-to-Bus Test Circuit and Voltage Waveforms

- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and jig capacitance.

#### Figure 4. TE-to-Terminal Test Circuit and Voltage Waveforms



SLLS018E – JUNE 1986 – REVISED JUNE 2004



### PARAMETER MEASUREMENT INFORMATION

- NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  1 MHz, 50% duty cycle, t<sub>f</sub>  $\leq$  6 ns, t<sub>f</sub>  $\leq$  6 ns, Z<sub>O</sub> = 50  $\Omega$ .
  - B. CL includes probe and jig capacitance.

#### Figure 5. PE-to-Bus Test Circuit and Voltage Waveforms



SLLS018E - JUNE 1986 - REVISED JUNE 2004



#### **TYPICAL CHARACTERISTICS**



SLLS018E – JUNE 1986 – REVISED JUNE 2004



#### **TYPICAL CHARACTERISTICS**





### PACKAGING INFORMATION

| Orderable Device | Status  | Package Type | Package | Pins | Package | Eco Plan            | Lead finish/  | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|---------|--------------|---------|------|---------|---------------------|---------------|--------------------|--------------|----------------|---------|
|                  | (1)     |              | Drawing |      | Qty     | (2)                 | Ball material | (3)                |              | (4/5)          |         |
|                  |         |              |         |      |         |                     | (6)           |                    |              |                |         |
| SN75ALS160DW     | ACTIVE  | SOIC         | DW      | 20   | 25      | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75ALS160       | Samples |
| SN75ALS160DWE4   | ACTIVE  | SOIC         | DW      | 20   | 25      | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75ALS160       | Samples |
| SN75ALS160DWR    | ACTIVE  | SOIC         | DW      | 20   | 2000    | RoHS & Green        | NIPDAU   SN   | Level-1-260C-UNLIM | 0 to 70      | 75ALS160       | Samples |
| SN75ALS160DWRG4  | ACTIVE  | SOIC         | DW      | 20   | 2000    | RoHS & Green        | NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 75ALS160       | Samples |
| SN75ALS160N      | LIFEBUY | PDIP         | Ν       | 20   | 20      | RoHS &<br>Non-Green | NIPDAU        | N / A for Pkg Type | 0 to 70      | SN75ALS160N    |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.



www.ti.com

## PACKAGE OPTION ADDENDUM

17-Jun-2023

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN75ALS160 :

• Military : SN55ALS160

NOTE: Qualified Version Definitions:

• Military - QML certified for Military and Defense Applications

## **PACKAGE MATERIALS INFORMATION**

Texas **NSTRUMENTS** 

www.ti.com

### **TAPE AND REEL INFORMATION**





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN75ALS160DWR               | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN75ALS160DWR               | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| SN75ALS160DWRG4             | SOIC            | DW                 | 20 | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

5-Jan-2022



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN75ALS160DWR   | SOIC         | DW              | 20   | 2000 | 364.0       | 361.0      | 36.0        |
| SN75ALS160DWR   | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |
| SN75ALS160DWRG4 | SOIC         | DW              | 20   | 2000 | 367.0       | 367.0      | 45.0        |



www.ti.com

### TUBE



| * ^ 11 |            |     |         |
|--------|------------|-----|---------|
| "All   | dimensions | are | nominai |

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN75ALS160DW   | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| SN75ALS160DW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN75ALS160DWE4 | DW           | SOIC         | 20   | 25  | 506.98 | 12.7   | 4826   | 6.6    |
| SN75ALS160DWE4 | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| SN75ALS160N    | N            | PDIP         | 20   | 20  | 506    | 13.97  | 11230  | 4.32   |

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **DW0020A**



## **PACKAGE OUTLINE**

### SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## DW0020A

# **EXAMPLE STENCIL DESIGN**

### SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated